A Dead-Zone-Free Zero Blind-Zone High-Speed Phase Frequency Detector for Charge-Pump PLL

# H. Lad Kirankumar, S. Rekha & Tonse Laxminidhi

Circuits, Systems, and Signal Processing

ISSN 0278-081X Volume 39 Number 8

Circuits Syst Signal Process (2020) 39:3819-3832 DOI 10.1007/s00034-020-01366-1



Your article is protected by copyright and all rights are held exclusively by Springer Science+Business Media, LLC, part of Springer Nature. This e-offprint is for personal use only and shall not be self-archived in electronic repositories. If you wish to selfarchive your article, please use the accepted manuscript version for posting on your own website. You may further deposit the accepted manuscript version in any repository, provided it is only made publicly available 12 months after official publication or later and provided acknowledgement is given to the original source of publication and a link is inserted to the published article on Springer's website. The link must be accompanied by the following text: "The final publication is available at link.springer.com".



Circuits, Systems, and Signal Processing (2020) 39:3819–3832 https://doi.org/10.1007/s00034-020-01366-1



### A Dead-Zone-Free Zero Blind-Zone High-Speed Phase Frequency Detector for Charge-Pump PLL

H. Lad Kirankumar<sup>1</sup> · S. Rekha<sup>1</sup> · Tonse Laxminidhi<sup>1</sup>

Received: 18 November 2019 / Revised: 31 January 2020 / Accepted: 31 January 2020 / Published online: 11 February 2020 © Springer Science+Business Media, LLC, part of Springer Nature 2020

#### Abstract

This paper presents a novel architecture for phase frequency detector (PFD) which eliminates the blind zone effect as well as the dead zone for a charge-pump phase-locked loop (CP-PLL). This PFD is designed in 65 nm CMOS technology, and its functionality is verified across process, voltage and temperature variations. Achieved maximum frequency of operation ( $F_{max}$ ) is 3.44 GHz which is suitable for high reference clocked fast settling PLLs. Proposed PFD consumes 324  $\mu$ W power from 1.2 V supply at maximum operating frequency. The area occupied by proposed circuit layout is 322.612  $\mu$ m<sup>2</sup>.

**Keywords** Phase frequency detector  $\cdot$  Blind zone  $\cdot$  Dead zone  $\cdot$  Low power  $\cdot$  Phase-locked Loop  $\cdot$  High speed

#### **1** Introduction

With advancements in CMOS technology, more and more sophisticated electronic systems are being implemented. Most of these systems demand low-power high-speed phase-locked loops (PLL) for clock synchronization, clock and data recovery (CDR), frequency synthesis, etc [1]. Charge-pump PLL (CP-PLL) is a commonly used PLL architecture which allows to use passive loop filter and can easily track phase and frequency errors [3,9]. Block diagram of a CP-PLL is shown in Fig. 1.

S. Rekha rsbhat\_99@yahoo.com

Tonse Laxminidhi laxminidhi\_t@yahoo.com

<sup>&</sup>lt;sup>1</sup> Department of Electronics and Communication Engineering, National Institute of Technology Karnataka, Surathkal 575025, India



H. Lad Kirankumar kirankumarlad@gmail.com



Fig. 1 Block diagram of CP-PLL



Fig. 2 Conventional phase frequency detector a schematic, b state diagram

CP-PLL is a negative feedback system which consists of phase frequency detector (PFD), charge pump (CP), loop filter (LF) and voltage-controlled oscillator (VCO). Phase error detection is an important task performed by PFD in the CP-PLL. PFD compares the phase and frequency of the reference input and the feedback taken from VCO output and generates UP and DN signals. These UP and DN signals drive the CP which sources or sinks the current  $I_{cp}$  into/from LF. The LF filters out high-frequency components and generates a control voltage  $V_c$  for VCO which is proportional to the phase error between the reference and feedback signal.  $V_c$  drives the VCO output frequency in the direction of reducing the phase error. When reference and feedback signals match, LF generates constant  $V_c$  and the loop is said to be locked. By connecting a frequency divider (divide by "N" network) in the feedback path, which takes the input from VCO output and gives its output to PFD, PLL output frequency can be made "N" times the reference signal frequency when it is in locked state.

As the reference frequency of the PLL increases, conventional PFD designs show degrading performance due to dead zone and blind zone issues. Block diagram of a conventional PFD is shown in Fig. 2 with its state diagram [11].

Initially, say REF rises and UP goes high then as soon as FB rises DN signal goes high and reset path is activated, so both UP and DN are pulled down. This operation generates a reset pulse whose width is decided by RST-to-Q delay of D-flipflop, AND gate delay and an extra delay ( $\tau_d$ ) due to the delay element added to achieve deadzone-free operation. When the loop is locked, if reset pulse width is not enough to turn on CP, then PLL will be in open loop for small phases which increases the phase noise

#### Circuits, Systems, and Signal Processing (2020) 39:3819-3832





or jitter [13]. Minimum width of the reset pulse  $(T_{rst})$  is decided by the settling time of the CP. A high-speed PFD design demands smaller reset pulse. However, wider reset pulse helps in removing the dead zone which helps in avoiding open-loop condition in PLL. But this increases the blind zone and limits the maximum operating frequency. Maximum operating frequency is related to  $T_{rst}$  as given in (1) [14].

$$F_{\rm max} = \frac{1}{2 T_{\rm rst}} \tag{1}$$

Ideally, PFD phase error detection range is from  $-2\pi$  to  $+2\pi$ . However, due to the blind zone effect, it reduces from  $-2\pi + \Delta$  to  $2\pi - \Delta$  as shown in Fig. 3 where  $\Delta$  is given by the following expression (2).

$$\Delta = 2\pi \cdot \frac{T_{\rm rst}}{T_{\rm REF}} \tag{2}$$

In blind zone area, PFD misses the correct rising edge and detects the upcoming rising edge which is lagging. Due to this wrong phase error, cycle slipping happens during PLL lock acquiring operation. This will increase the lock time of the PLL. Hence, it is challenging to design efficient PFD circuit block for high-speed PLLs. In the literature, many circuit techniques are presented which can remove dead zone as well as blind zone, but they have limitation on maximum operating frequency [6,15]. Some designs use delay elements to introduce a delay equal to  $T_{rst}$  at the input to push the rising edge outside the blind zone. However, blind zone is still present in these designs due to PVT variations [2]. There are nonlinear PFD architectures which remove the blind zone by saturating the PFD characteristic in  $-2\pi$  to  $-\pi$  and  $+\pi$  to  $+2\pi$  range. In these designs, although capture range is reduced to  $2\pi$ ,  $F_{\text{max}}$  achieved is found to be less than 2.15 GHz [5,7]. There are some techniques achieving high frequency of operation without using any reset mechanism. However, minimal dead zone and blind zone are still found to be present [12].



Fig. 4 Proposed phase frequency detector

In this paper, a low-power dead-zone-free, zero blind-zone high-speed PFD is presented. PLL with the proposed PFD can operate up to 3.44 GHz with a power consumption of  $324\,\mu$ W. The paper is organized as follows. Section 2 describes the detailed architecture and post-layout simulation results of the proposed PFD. Comparison of the results with state-of-the-art designs is also given. Implementation of the CP-PLL with the proposed PFD is explained in Sect. 3. Conclusion is drawn in Sect. 4.

#### 2 Proposed Phase Frequency Detector

Figure 4 shows the circuit diagram of the proposed phase frequency detector. It is a modified version of the circuit presented in [6]. It is a kind of true single-phase clock (TSPC) logic which is modified for the intended functionality. In a conventional PFD, reset signal operates for all phase and frequency comparison. Proposed PFD generates reset pulses only during dead zone, when the normal operation of the PFD is not able to detect the phase error. Basically, during normal operation mode, this PFD generates UP or DN signal proportional to a leading or lagging phase error between reference (REF) and feedback (FB) signals, respectively. During the dead zone region, both UP and DN signals are generated and phase error is an average of it, as usually done in the conventional PFD.

During normal operation, nodes  $N_{\rm UP}$  and  $N_{\rm DN}$  charge to  $V_{\rm DD}$  through main pullup networks consisting of transistors  $M_1$ ,  $M_2$  and  $M_3$ ,  $M_4$ , respectively. Main pulldown paths for these nodes are through transistors  $M_5$ ,  $M_6$  and  $M_7$ ,  $M_8$ , respectively. Additional pull-down paths are added to these nodes through transistors  $M_9-M_{11}$  and  $M_{12}-M_{14}$  as shown to generate the reset pulse which helps to remove the dead zone from the circuit. Pre-charge transistors  $M_{1P}$  and  $M_{3P}$  are added in parallel with  $M_1$ and  $M_3$  to remove the blind zone that otherwise occurs due to the pre-charge time required by the decisive nodes  $N_{\rm UP}$  and  $N_{\rm DN}$ . Delay elements (DEs) are used to get delayed versions (REFD, FBD, UPD and DND) of signals REF, FB, UP and DN. UPD and DND signals are used for the stability of the PFD circuit, while REFD and FBD signals are used for removing blind zone effect. Proposed circuit is designed



Fig. 5 Layout of proposed PFD



Fig. 6 Characteristic of proposed phase frequency detector @ 1 GHz

and implemented in 65 nm CMOS technology. Layout of the circuit shown in Fig. 5 occupies an area of  $322.6 \,\mu m^2$ .

Post-layout characteristic of the proposed PFD is shown in Fig. 6 where region  $\alpha$  is the dead zone area where the PFD generates both UP and DN pulses just like the conventional PFD. In region  $\beta$ , phase error information is contained in only one signal UP or DN as they are not high together, i.e., when UP is high, DN is low and vice versa. Region  $\gamma$  is a saturated area which avoids a phase inversion using a pre-charge path through  $M_{1P}$  and  $M_{3P}$  transistors. Operation of the proposed PFD is explained as follows.

Initially, during reset state (UP = DN = 0) when REF, FB and delayed signals UPD and DND are low, nodes  $N_{\rm UP}$  and  $N_{\rm DN}$  go high through main pull-up paths. If the signal REF makes a transition from low to high, node UPB is pulled down through transistors  $M_{24}-M_{25}$  and UP goes high. This causes node  $N_{\rm DN}$  to discharge through

transistors  $M_{13}$  and  $M_{14}$ , and hence, node DNB charges to  $V_{DD}$  and DN goes low. With this, node  $N_D$  charges to  $V_{DD}$  through transistors  $M_{15}$  and  $M_{16}$  and PFD is in state UP = 1 and DN =0. Main pull-up path for charging node  $N_{DN}$  is disabled due to high signal on UPD at the input of transistor  $M_4$ . During this state, any transition on REF will not change the state of PFD. If the signal FB makes a transition from low to high, node  $N_{UP}$  discharges through  $M_5$  and  $M_6$  and UPB gets pulled high and UP goes low. As node  $N_{DN}$  was discharged when UP = 1, there is no transition on DN signal. In this way, PFD changes its state from UP = 1, DN = 0 to UP = 0, DN = 0 without any extra reset circuit which will happen only when phase error between REF and FB is greater than the dead zone area and falls in region  $\beta$ . A similar analysis can be done for the state changing from UP = 0, DN = 1 to the reset state UP = 0, DN = 0 when FB signal makes a transition to high before REF.

If the phase error between REF and FB signals falls in the dead zone, nodes  $N_{\rm UP}$  and  $N_{\rm DN}$  both get pulled high making UP and DN also high. Rising edges of both UP and DN signals contain input phase error information. As soon as both the signals go high, nodes  $N_{\rm UP}$  and  $N_{\rm DN}$  are pulled down by transistors  $M_9$ ,  $M_{10}$  and  $M_{12}$ ,  $M_{13}$ , respectively. Width of the reset pulse is decided by these pull-down transistors. In [6], phase error detected in the dead zone area is twice the input phase error. This is due to the rising edge of UP or DN signal, whichever goes high first will pull down the other signal by the same amount of time faster. Hence, falling edge of slower signal happens earlier. Due to this, falling edge of both the signals gets the same phase error again. Hence, average of UP and DN signals will be two times the input phase error which degrades the performance of PLL in locked condition. This limitation is eliminated in the present work. If input phase difference falls in the region  $\gamma$ , pre-charge network is used with delayed signals REFD and FBD which will avoid the phase inversion in the characteristic.

Post-layout simulation is done across all process corners for normalized characteristic of the proposed PFD, and the same is shown in Fig. 7. Across all the corners, characteristic is found to be consistent.

Transient simulations are done for various cases of phase error occurrence which verify the functionality of the proposed PFD. Figure 8 shows the phase error detection at an operating frequency of 1 GHz where a phase error less than half a period is applied to PFD. It is seen from Fig. 8a that when REF leads, UP signal goes high and DN goes low, while Fig. 8b shows the case when FB leads, DN goes high and UP goes low. Hence, both UP and DN signals carry the phase error information in terms of pulse width of a signal which can be seen in respective figures.

Similarly, phase error greater than half a period applied at 1 GHz operating frequency is verified from Fig. 9 for both the leading and lagging phase error between PFD inputs. Figure 10 represents the dead zone operation at 1 GHz operating frequency. When the phase difference between REF and FB signals falls in the dead zone (region  $\alpha$ ), both UP and DN signals are generated like the conventional PFD. Two cases with zero and 10 ps phase errors are considered, and the corresponding UP and DN signals are plotted in Fig. 10a, b, respectively. It can be seen that the proposed PFD can detect the smallest phase error efficiently.

Blind zone operation is shown in Fig. 11a, where the phase error falls in region  $\gamma$ . It can be seen that UP signal falls when FB rises, but then, when REF rises again,



Fig. 7 Proposed PFD characteristic simulated across all corners @ 1 GHz



Fig. 8 Phase error between REF and FB less than T/2 @ 1 GHz a leading REF, b leading FB

UP does not reach the ground completely, instead, it rises. In conventional PFDs, this second rising edge of REF signal will be missed and upcoming rising edge of FB signal will be considered which is a wrong phase information that can increase the cycle slipping in PLL while acquiring lock. Hence, the pre-charge network consisting of transistors  $M_{1P}$  and  $M_{3P}$  eliminate the blind zone and as shown in Fig. 11a. Figure 11b verifies the phase error detection for a variable input frequency applied to the proposed PFD.

Figure 12a shows the maximum frequency of operation ( $F_{max}$ ) as the supply voltage is varied. It can be seen that the PFD can operate at supply voltage as low as 0.6 V. However, the  $F_{max}$  offered reduces to 0.5 GHz. In many SoCs, it is preferred to operate PFD on low supply voltages for saving on the power. For such requirements, the Circuits, Systems, and Signal Processing (2020) 39:3819-3832



Fig. 9 Phase error between REF and FB grater than T/2 @ 1 GHz, a leading REF, b leading FB



Fig. 10 Phase error between REF and FB @ 1 GHz, a zero phase error, b REF leads by 10 ps



Fig. 11 a REF leads FB by 950 ps phase @ 1 GHz, b Phase error detection for different frequencies



Fig. 12 a Maximum frequency of operation versus supply voltage,  $\mathbf{b}$  power consumption for various frequencies of operation

| Corners | Temperature (°C) | Reset time (ps) | $F_{\max}(\text{GHz})$ | Power @ $F_{\max}(\mu W)$ |
|---------|------------------|-----------------|------------------------|---------------------------|
| TT      | - 40             | 135             | 3.7                    | 353                       |
| FF      | 27               | 145             | 3.44                   | 324                       |
|         | 125              | 170             | 2.94                   | 314                       |
|         | -40              | 115             | 4.35                   | 473                       |
|         | 27               | 138             | 3.62                   | 437                       |
|         | 125              | 160             | 3.12                   | 360                       |
| SS      | -40              | 185             | 2.7                    | 265                       |
|         | 27               | 215             | 2.32                   | 251                       |
|         | 125              | 246             | 2.03                   | 236                       |
| FNSP    | -40              | 148             | 3.37                   | 357                       |
|         | 27               | 160             | 3.12                   | 340                       |
|         | 125              | 184             | 2.72                   | 305                       |
| SNFP    | -40              | 161             | 3.1                    | 344                       |
|         | 27               | 181             | 2.76                   | 311                       |
|         | 125              | 201             | 2.48                   | 283                       |

Table 1 Post-layout simulation across process corners and temperature for nominal supply voltage (1.2 V)

proposed PFD could be a potential candidate. Figure 12b plots the power consumption for various operating frequencies. It shows that the proposed PFD consumes power in nW to  $\mu$ W range at nominal voltage of 1.2 V. Table 1 shows various parameters of the proposed PFD across process corners and temperature variations. Results indicate promising performance of the proposed PFD.

Comparison of proposed PFD (typical PVT case) with previously published PFD designs is listed in Table 2. Though design in [12] has higher operating frequency, it suffers from both dead zone and blind zone. Although designs given in [6,7,15] are free from dead zone and blind zone, their power consumption is on the higher side and

## Author's personal copy

| work       |
|------------|
| published  |
| recently   |
| with       |
| PFD        |
| proposed   |
| 1 of       |
| Comparisor |
| $\sim$     |

| Table 2 Comparison                | of proposed PFD with recently  | / published work    |           |            |                        |                 |
|-----------------------------------|--------------------------------|---------------------|-----------|------------|------------------------|-----------------|
| Parameter                         | Technology (nm)                | V <sub>DD</sub> (V) | Dead zone | Blind zone | F <sub>max</sub> (GHz) | Power $(\mu W)$ |
| *[6]                              | 180                            | 1.8                 | Free      | Free       | 1.5                    | 1360 @1GHz      |
| [4]*                              | 130                            | 1.2                 | 80 ps     | 120 ps     | 3                      | 134 @128 MHz    |
| [7] <sup>†</sup>                  | 180                            | 1.8                 | Free      | Free       | 2.15                   | 0.27 @20 MHz    |
| [ <b>2</b> ] <sup>‡</sup>         | 130                            | 1.2                 | Free      | 61 ps      | 2.94                   | 496 @128 MHz    |
| [10]*                             | 180                            | 1.8                 | Free      | 150 ps     | 3.33                   | 110 @ 3.33 GHz  |
| [12] <sup>†</sup>                 | 130                            | 1.2                 | 25 ps     | minimal    | 4.1                    | 76 @4.1 GHz     |
| [15]*                             | 130                            | 1.2                 | Free      | Free       | 2                      | 1440 @1GHz      |
| [5] <sup>†</sup>                  | 65                             | 1.2                 | I         | Free       | 1                      | 134 @1GHz       |
| Conventional <sup>†</sup>         | 65                             | 1.2                 | Free      | 500 ps     | 1                      | 185 @1GHz       |
| Proposed <sup>†</sup>             | 65                             | 1.2                 | Free      | Free       | 3.44                   | 324 @3.44 GHz   |
| <sup>‡</sup> Fabricated; †post-la | yout simulation; *schematic si | mulation            |           |            |                        |                 |

Circuits, Systems, and Signal Processing (2020) 39:3819-3832



Fig. 13 Test-bench schematic of CP-PLL



Fig. 14 Schematic diagram of a Charge pump, b voltage-controlled oscillator

 $F_{\text{max}}$  achieved are less than the proposed work. Design in [5] is blind-zone-free and consumes comparable power. However,  $F_{\text{max}}$  achieved in this design is only 1 GHz.

#### 3 Charge-Pump PLL with Proposed PFD

To ascertain the use of proposed PFD in PLL and to prove its effect on the PLL performance a type II, third-order CP-PLL is implemented using the proposed PFD and the performance is evaluated at high operating frequency. The test-bench schematic of the CP-PLL is shown in Fig. 13 where passive second-order loop filter (LF) is implemented with one resistor and two capacitors as shown.

Schematics of the basic CP and pseudo-differential ring oscillator-based VCO used in the simulation of PLL are shown in Fig. 14. Charge pump is designed for a sourcing/sinking current of  $100 \,\mu$ A. VCO is designed to have a gain of 1 GHz/V. To compare the proposed PFD with conventional PFD using the same test-bench, conventional NAND latch-based D-flipflop [8] is implemented in 65 nm CMOS technology. Similar D-flipflop is used for implementing frequency divider circuit too in the feedback path to divide the VCO frequency by two.

Transient simulation is carried out by verifying the PLL lock acquisition process. Lock acquisition with proposed and conventional PFDs for output frequency of 1 GHz are shown in Fig. 15. Note that, the frequency chosen at 1 GHz due to the limitation



Fig. 15 Lock acquisition of 1 GHz PLL for a  $F_{ref} = F_{out}$  b  $F_{ref} = F_{out}/2$ 



Fig. 16 Operation of PLL at 3.44 GHz ( $F_{max}$ ) reference frequency (N = 1)

posed by conventional PFD. In the first case, a reference frequency of 1 GHz is applied without dividing the frequency (N = 1) in the feedback path. It can be seen that the PLL with proposed PFD shows excellent performance with a settling time of 1.28 µs when compared to the conventional PFD which settles at 3.08 µs. Hence, with the proposed PFD, loop gets locked 1.8 µs faster than with conventional PFD (Fig. 15a). In the second case (Fig. 15b), reference frequency of 500 MHz is applied with a frequency division of 2 (N = 2) in the feedback path. In this case also, PLL with proposed PFD performs better than with conventional PFD, i.e., locking happens around 500 ns faster. It is observed from Figure 15 that at higher frequencies conventional PFD is having more cycle slipping due to the blind zone effect while the PLL with the proposed PFD is taking approximately the same locking time.

To verify the performance of the proposed PFD when PLL is running at reference frequency of 3.44 GHz ( $F_{\text{max}}$ ), same test-bench setup is used with VCO designed for a

tuning range which includes  $F_{max}$ . Loop filter parameters are also updated accordingly. Transient simulation of PLL acquiring lock condition at  $F_{max}$  frequency is shown in Fig. 16. It can be seen that PLL is locking within 70 ns and UP-DN pulses are generated to overcome dead zone issue in locked condition so that PLL gets locked and track the reference frequency simultaneously. Zoomed portion in Fig. 16 shows that the UP and DN pulses are overlapped with minimal steady state phase which is caused by charge-pump mismatch current in locked state.

#### 4 Conclusion

In this paper, a novel dead-zone-free, zero blind-zone high-speed PFD is presented. This PFD is proved to avoid cycle slipping, while PLL locking process and can work up to 3.44 GHz operating frequency making it suitable for high reference PLL, DLL and CDR applications. The proposed PFD offering 3.44 GHz  $F_{\text{max}}$  with power 324  $\mu$ W operating on nominal supply is found to be a promising architecture. With some fine tuning,  $F_{\text{max}}$  can further be increased.

Acknowledgements The authors would like to thank The Ministry of Electronics and Information Technology(MeitY), Government of India for the necessary tool support provided to carry out this work under SMDP-C2SD Project.

#### References

- R.E. Best, *Phase Locked Loops: Design, Simulation, and Applications* (McGraw-Hill Professional, New York, 2007)
- W.H. Chen, M.E. Inerowicz, B. Jung, Phase frequency detector with minimal blind zone for fast frequency acquisition. IEEE Trans. Circuits Syst. II: Express Briefs 57(12), 936–940 (2010)
- 3. F.M. Gardner, Phaselock Techniques (Wiley, New York, 2005)
- M. Gholami, Phase detector with minimal blind zone and reset time for GSamples/s DLLs. Circuits Syst. Signal Process. 36(9), 3549–3563 (2017)
- Y. He, X. Cui, C.L. Lee, D. Xue, An improved fast acquisition PFD with zero blind zone for the PLL application, in 2014 IEEE International Conference on Electron Devices and Solid-State Circuits, pp. 1–2 (2014). https://doi.org/10.1109/EDSSC.2014.7061226
- S.S. Kuncham, M. Gadiyar, K. Sushmitha Din, K.K. Lad, T. Laxminidhi, A novel zero blind zone phase frequency detector for fast acquisition in phase locked loops, in 2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems (VLSID), pp. 167–170 (2018).https://doi.org/10.1109/VLSID.2018.56
- K.K.A. Majeed, B.J. Kailath, Analysis and design of low power nonlinear PFD architectures for a fast locking PLL, in 2016 IEEE Students' Technology Symposium, pp. 136–140 (2016).https://doi.org/10. 1109/TechSym.2016.7872670
- J.M. Rabaey, A.P. Chandrakasan, B. Nikolic, *Digital Integrated Circuits* (Prentice Hall, Englewood Cliffs, 2002)
- 9. B. Razavi, Design of Analog CMOS Integrated Circuits, 2nd edn. (McGraw-Hill, New Delhi, 2017)
- A. Rezaeian, G. Ardeshir, M. Gholami, A low-power and high-frequency phase frequency detector for a 3.33-GHz delay locked loop. Circuits, Syst. Signal Process. pp. 1–16 (2019)
- 11. C.A. Sharpe, A 3-state phase detector can improve your next PLL design. EDN 20, 55–59 (1976)
- S. Sofimowloodi, F. Razaghian, M. Gholami, Low-power high-frequency phase frequency detector for minimal blind-zone phase-locked loops. Circuits Syst. Signal Process. 38(2), 498–511 (2019)

- S. Soliman, F. Yuan, K. Raahemifar, An overview of design techniques for CMOS phase detectors, in 2002 IEEE International Symposium on Circuits and Systems vol. 5, pp. 457–460 (2002). https://doi. org/10.1109/ISCAS.2002.1010739
- M. Soyuer, R.G. Meyer, Frequency limitations of a conventional phase-frequency detector. IEEE J. Solid-State Circuits 25(4), 1019–1022 (1990)
- Z. Zahir, G. Banerjee, A fast acquisition phase frequency detector for high frequency PLLs, in 2015 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE), pp. 366–369 (2015)

**Publisher's Note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.