Please use this identifier to cite or link to this item: https://idr.l3.nitk.ac.in/jspui/handle/123456789/10603
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNaseer, A.R.-
dc.contributor.authorBalakrishnan, M.-
dc.contributor.authorKumar, A.-
dc.date.accessioned2020-03-31T08:22:48Z-
dc.date.available2020-03-31T08:22:48Z-
dc.date.issued1998-
dc.identifier.citationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1998, Vol.17, 7, pp.624-631en_US
dc.identifier.urihttp://idr.nitk.ac.in/jspui/handle/123456789/10603-
dc.description.abstractThe problem of mapping synthesized RTL structures onto look-up table (LUT)-based field programmable gate arrays (FPGA's) is addressed in this paper. The key distinctive feature of this work is a novel approach to perform the mapping by utilizing the iterative nature of the data path components. The approach exploits the regularity of data path components by slicing the components and mapping slices of one or more connected components together. This is in contrast to other FPGA mapping techniques which start from Boolean networks. Both cost optimal and delay optimal mappings are supported. The objective in cost optimal mapping is to cover a given data path network with minimum number of CLB's. Similarly in delay optimal mapping, the objective is to reduce the number of CLB levels in the critical combinational logic paths. Implementation of these mapping techniques with LUT based FPGA's as target technology results in a significant reduction in cost (CLB count) and critical path delays (CLB levels). 1998 IEEE.en_US
dc.titleDirect mapping of RTL structures onto LUT-based FPGA'sen_US
dc.typeArticleen_US
Appears in Collections:1. Journal Articles

Files in This Item:
File Description SizeFormat 
10603.pdf233.79 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.