Please use this identifier to cite or link to this item: https://idr.l3.nitk.ac.in/jspui/handle/123456789/6713
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKomar, R.-
dc.contributor.authorBhat, M.S.-
dc.contributor.authorLaxminidhi, T.-
dc.date.accessioned2020-03-30T09:46:01Z-
dc.date.available2020-03-30T09:46:01Z-
dc.date.issued2012-
dc.identifier.citation2012 10th IEEE International Conference on Semiconductor Electronics, ICSE 2012 - Proceedings, 2012, Vol., , pp.613-617en_US
dc.identifier.urihttp://idr.nitk.ac.in/jspui/handle/123456789/6713-
dc.description.abstractThis paper presents an ultra low power 6 bit Flash ADC designed in 180 nm CMOS technology for ultra low power applications. The design uses inverter based comparators to reduce the silicon area and power requirement. A novel clock delaying technique is used to power on the three stages of the comparator which work in series. This reduces the power consumption and increases speed of operation. Fat tree architecture is used to design the digital encoder. The power supply used for the design is 0.5 V and the sampling rate is 50 MS/s. The design consumes ultra low power of 600 ?W and spans a very small area of 0.164 mm2. In literature this is found to be the lowest for 6 bit ADCs in 180 nm with sampling frequency of 5 MS/s or above. The SNDR remains above 31.5 dB in the whole input frequency range of 0 to 25 MHz. The ADC has maximum DNL of 0.85 LSB and maximum INL of 1 LSB. The FOM of the ADC is found to be 0.39 pJ/conv. � 2012 IEEE.en_US
dc.titleSwitched inverter comparator based 0.5 v low power 6 bit Flash ADCen_US
dc.typeBook chapteren_US
Appears in Collections:2. Conference Papers

Files in This Item:
File Description SizeFormat 
6713.pdf901.67 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.