Please use this identifier to cite or link to this item:
https://idr.l3.nitk.ac.in/jspui/handle/123456789/9701
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Narasimaiah, J.D. | |
dc.contributor.author | Bhat, M.S. | |
dc.date.accessioned | 2020-03-31T06:51:19Z | - |
dc.date.available | 2020-03-31T06:51:19Z | - |
dc.date.issued | 2018 | |
dc.identifier.citation | IET Circuits, Devices and Systems, 2018, Vol.12, 6, pp.671-680 | en_US |
dc.identifier.uri | 10.1049/iet-cds.2018.5067 | |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/9701 | - |
dc.description.abstract | In this work, design technique and analysis of low-energy consumption successive approximation register (SAR) analogue-to-digital converter (ADC) is presented. A dual capacitor array (CA) generates a digital-to-analogue reference voltage with increased accuracy. The CA supports multiple parallel operations to enhance conversion speed. Unit sized capacitors in CAs are few in number and present good capacitance density, thereby providing area efficiency and ease of routeing. A 9-bit SAR ADC using the proposed dual CA, implemented in a 90 nm CMOS process, has a small core area footprint of 0.00371 mm2. At a 1 V supply and 100 kS/s, the ADC achieves a signal-to-noise and distortion ratio of 53.55 dB and consumes 0.47 ?W, resulting in a figure-of-merit of 14.5 fJ/conversion step. The Institution of Engineering and Technology 2018. | en_US |
dc.title | 14.5 fJ/conversion-step 9-bit 100-kS/s nonbinary weighted dual capacitor array based area and energy efficient SAR ADC in 90 nm CMOS | en_US |
dc.type | Article | en_US |
Appears in Collections: | 1. Journal Articles |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.