Please use this identifier to cite or link to this item: https://idr.l3.nitk.ac.in/jspui/handle/123456789/14044
Title: Pipelined Parallel Processor to implement MD4 Message digest algorithm on Xilinx FPGA
Authors: David S.
Keywords: Pipelined Parallel Processor;Xilinx FPGA;MD4 Message
Issue Date: 1998
Citation: Proceedings of the IEEE International Conference on VLSI Design pp. 394-399, 1998
Abstract: The paper presents a pipelined parallel processor architecture design to implement the MD4 message digest algorithm which computes the message digest or the fingerprint of 128 bit fixed length, for any arbitrary length of input message. The processor implements the arithmetic, logic and circular shift operations by a pipelined parallel process. The architecture is designed to suit the design flexibility of the Xilinx Field Programmable Gate Arrays (FPGAs) The processor reads the message from an external RAM, 16-bit at a time and internal operations are performed with 32-bit data. The major advantage of the design is increased speed of computation and minimum hardware. The processor computes the digest with a speed approximately three times faster than the software version implemented in DSP processors.
URI: http://idr.nitk.ac.in/jspui/handle/123456789/14044
Appears in Collections:2. Conference Papers

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.